

www.ti.com

# BACKUP-BATTERY SUPERVISORS FOR RAM RETENTION

# **FEATURES**

- Controlled Baseline
  - One Assembly Site
  - One Test Site
  - One Fabrication Site
- Extended Temperature Performance of –55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree (1)
- Supply Current of 40 μA (Max)
- Battery-Supply Current of 100 nA (Max)
- Precision Supply-Voltage Monitor 3.3 V, 5 V, and Other Options on Request
- Backup-Battery Voltage Can Exceed V<sub>DD</sub>
- Power-On Reset Generator with Fixed 100-ms Reset Delay Time
- Voltage Monitor for Power-Fail or Low-Battery Monitoring
- Battery Freshness Seal (TPS3619)
- Pin-to-Pin Compatible With MAX819, MAX703, and MAX704
- 8-Pin Mini Small-Outline Package (MSOP) Package
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

# **APPLICATIONS**

- Fax Machines
- Set-Top Boxes
- Advanced Voice-Mail Systems
- Portable Battery-Powered Equipment
- Computer Equipment
- Advanced Modems
- Automotive Systems
- Portable Long-Time Monitoring Equipment
- Point-of-Sale Equipment

# **DESCRIPTION**

The TPS3619 and TPS3620 families of supervisory circuits monitor and control processor activity by providing backup-battery switchover for data retention of CMOS RAM.

During power on,  $\overline{RESET}$  is asserted when the supply voltage (V<sub>DD</sub> or V<sub>BAT</sub>) becomes higher than 1.1 V. Thereafter, the supply voltage supervisor monitors V<sub>DD</sub> and keeps  $\overline{RESET}$  output active as long as V<sub>DD</sub> remains below the threshold voltage (V<sub>IT</sub>). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after V<sub>DD</sub> has risen above V<sub>IT</sub>. When the supply voltage drops below V<sub>IT</sub>, the output becomes active (low) again.

The product spectrum is designed for supply voltages of 3.3 V and 5 V. The TPS3619 and TPS3620 are available in an 8-pin MSOP package and are characterized for operation over a temperature range of -55°C to 125°C.

### DGK PACKAGE (TOP VIEW)







Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



# PACKAGE INFORMATION(1)

| T <sub>A</sub> | PRODUCT    | PACKAGE<br>MARKING | ORDERABLE PART NUMBER            | TRANSPORT MEDIA,<br>QUANTITY |
|----------------|------------|--------------------|----------------------------------|------------------------------|
|                | TPS3619-33 | BZP                | TPS3619-33MDGKEP <sup>(2)</sup>  | Tube, 80                     |
|                | 1753019-33 | BZP                | TPS3619-33MDGKREP                | Tape and reel, 2500          |
|                | TPS3619-50 | TBD                | TPS3619-50MDGK <sup>(2)</sup>    | Tube, 80                     |
| –55°C to 125°C |            | טפו                | TPS3619-50MDGKREP <sup>(2)</sup> | Tape and reel, 2500          |
| -55 C to 125 C | TPS3620-33 | BTY                | TPS3620-33MDGKTEP <sup>(2)</sup> | Tape and reel, 250           |
|                | 1753020-33 | ыт                 | TPS3620-33MDGKREP                | Tape and reel, 2500          |
|                | TPS3620-50 | TBD                | TPS3620-50MDGKTEP <sup>(2)</sup> | Tape and reel, 250           |
|                | 1733020-50 | טפו                | TPS3620-50MDGKREP <sup>(2)</sup> | Tape and reel, 2500          |

- (1) For the most current specifications and package information, see the Package Option Addendum located at the end of this data sheet or see the TI web site at www.ti.com.
- (2) Product Preview. Parameters in electrical characteristics are subject to change.

# Standard and Application-Specific Versions



| DEVICE NAME    | NOMINAL VOLTAGE <sup>(1)</sup> , V <sub>NOM</sub> |
|----------------|---------------------------------------------------|
| TPS3619-33 DGK | 3.3 V                                             |
| TPS3619-50 DGK | 5 V                                               |
| TPS3620-33 DGK | 3.3 V                                             |
| TPS3620-50 DGK | 5 V                                               |

 For other threshold voltage versions, contact the local TI sales office for availability and lead time.



# **Absolute Maximum Ratings**

over operating free-air temperature (unless otherwise noted)(1)

|                                                                |                                | UNIT                                |
|----------------------------------------------------------------|--------------------------------|-------------------------------------|
| Complexion                                                     | V <sub>DD</sub> <sup>(2)</sup> | 7 V                                 |
| Supply voltage                                                 | MR and PFI pins <sup>(2)</sup> | -0.3 V to (V <sub>DD</sub> + 0.3 V) |
| Continuous sutnut surrent I                                    | V <sub>OUT</sub>               | 400 mA                              |
| Continuous output current, I <sub>O</sub>                      | All other pins <sup>(2)</sup>  | ±10 mA                              |
| Continuous total power dissipation                             |                                | See Dissipation Ratings Table       |
| Operating free-air temperature range, T <sub>A</sub>           |                                | −55°C to 125°C                      |
| Storage temperature range, T <sub>stg</sub>                    |                                | –65°C to 150°C                      |
| Lead temperature soldering 1,6 mm (1/16 in) from case for 10 s |                                | 260°C                               |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **Dissipation Ratings**

| PACKAGE | T <sub>A</sub> < 25°C | DERATING FACTOR             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C |
|---------|-----------------------|-----------------------------|-----------------------|-----------------------|------------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          | POWER RATING           |
| DGK     | 470 mW                | 3.76 mW/°C                  | 301 mW                | 241 mW                | 93.98 mW               |

# **Recommended Operating Conditions**

at specified temperature range

|                  |                                                  | MIN                 | MAX                | UNIT |
|------------------|--------------------------------------------------|---------------------|--------------------|------|
| $V_{DD}$         | Supply voltage                                   | 1.65                | 5.5                | V    |
| V <sub>BAT</sub> | Battery supply voltage                           | 1.5                 | 5.5                | V    |
| VI               | Input voltage                                    | 0                   | $V_{DD} + 0.3$     | V    |
| $V_{IH}$         | High-level input voltage                         | $0.7 \times V_{DD}$ |                    | V    |
| $V_{IL}$         | Low-level input voltage                          |                     | $0.3\times V_{DD}$ | V    |
| Io               | Continuous output current at V <sub>OUT</sub>    |                     | 300                | mA   |
|                  | Input transition rise and fall rate at MR        |                     | 100                | ns/V |
| Δt/ΔV            | Slew rate at V <sub>DD</sub> or V <sub>BAT</sub> |                     | 1                  | V/μs |
| T <sub>A</sub>   | Operating free-air temperature                   | -55                 | 125                | °C   |

<sup>(2)</sup> All voltage values are with respect to GND. For reliable operation, the device must not be continuously operated at 7 V for more than t = 1000 h.



# **Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS          |                                                                       | MIN                      | TYP                    | MAX  | UNIT  |    |
|---------------------|----------------------------------------------------|--------------------------|-----------------------------------------------------------------------|--------------------------|------------------------|------|-------|----|
|                     |                                                    | RESET                    | $V_{DD} = 3.3 \text{ V}, I_{OH} = -$                                  | 2 mA                     | $V_{DD} - 0.4$         |      |       |    |
|                     |                                                    | KLOLI                    | $V_{DD} = 5 \text{ V}, I_{OH} = -3$                                   | V <sub>DD</sub> - 0.4    |                        |      |       |    |
| $V_{OH}$            | High-level output voltage                          |                          | $V_{DD} = 1.8 \text{ V}, I_{OH} = -20 \mu\text{A}$                    |                          | V <sub>DD</sub> - 0.3  |      |       | V  |
|                     |                                                    | PFO                      | $V_{DD} = 3.3 \text{ V}, I_{OH} = -$                                  | ·80 μΑ                   | $V_{DD} - 0.4$         |      |       |    |
|                     |                                                    |                          | $V_{DD} = 5 \text{ V}, I_{OH} = -12$                                  | V <sub>DD</sub> – 0.4    |                        |      |       |    |
|                     |                                                    |                          | $V_{DD} = 1.8 \text{ V}, I_{OL} = -4$                                 | 400 μΑ                   |                        |      | 0.2   |    |
| $V_{OL}$            | Low-level output voltage                           | RESET, PFO               | $V_{DD} = 3.3 \text{ V}, I_{OL} = 2$                                  | mA                       |                        |      | 0.4   | V  |
|                     |                                                    |                          | $V_{DD} = 5 \text{ V}, I_{OL} = 3 \text{ m}$                          | nA                       |                        |      | 0.4   |    |
| $V_{\text{res}}$    | Power-up reset voltage <sup>(1)</sup>              |                          | $I_{OL} = 20 \mu A, V_{BAT} > V_{DD} > 1.1 V$                         | 1.1 V or                 |                        |      | 0.4   | V  |
|                     |                                                    |                          | $I_{OUT} = 8.5 \text{ mA}, V_{BAT}$<br>$V_{DD} = 1.8 \text{ V}$       | = 0 V,                   | V <sub>DD</sub> – 50   |      |       |    |
|                     | Normal mode                                        |                          | $I_{OUT} = 125 \text{ mA}, V_{BA}$<br>$V_{DD} = 3.3 \text{ V}$        | <sub>r</sub> = 0 V,      | V <sub>DD</sub> – 150  |      |       |    |
| $V_{OUT}$           |                                                    |                          | I <sub>OUT</sub> = 190 mA, V <sub>BA</sub> -<br>V <sub>DD</sub> = 5 V | <sub>r</sub> = 0 V,      | V <sub>DD</sub> – 200  |      |       | mV |
|                     | Battery-backup mode                                |                          | $I_{OUT} = 0.5 \text{ mA}, V_{BAT}$<br>$V_{DD} = 0 \text{ V}$         | = 1.5 V,                 | V <sub>BAT</sub> – 50  |      |       |    |
|                     |                                                    |                          | I <sub>OUT</sub> = 7.5 mA, V <sub>BAT</sub> = 3.3 V                   |                          | V <sub>BAT</sub> – 150 |      |       |    |
|                     | V <sub>DD</sub> to V <sub>OUT</sub> on resistance  |                          | $V_{DD} = 5 V$                                                        |                          |                        | 0.6  | 1     | 0  |
| r <sub>DS(on)</sub> | V <sub>BAT</sub> to V <sub>OUT</sub> on resistance |                          | V <sub>DD</sub> = 3.3 V                                               |                          |                        | 8    | 20    | Ω  |
| \/                  |                                                    | TPS36XX-33<br>TPS36XX-50 | T <sub>A</sub> = -55°C to 125°C                                       |                          | 2.88                   | 2.93 | 3.05  | V  |
| $V_{IT-}$           | Negative-going input threshold voltage (2)         |                          |                                                                       |                          | 4.46                   | 4.55 | 4.64  |    |
| $V_{PFI}$           | renage                                             |                          | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$                         |                          | 1.13                   | 1.15 | 1.185 | V  |
|                     |                                                    |                          | 1.65 V < V <sub>IT</sub> < 2.5 V                                      |                          |                        | 20   |       |    |
|                     |                                                    | V <sub>IT</sub>          | 2.5 V < V <sub>IT</sub> < 3.5 V                                       |                          |                        | 40   |       |    |
| $V_{\text{hys}}$    | Hysteresis                                         |                          | 3.5 V < V <sub>IT</sub> < 5.5 V                                       |                          | 60                     |      |       | mV |
|                     |                                                    | PFI                      |                                                                       |                          |                        | 12   |       |    |
|                     |                                                    | VBSW <sup>(3)</sup>      | V <sub>DD</sub> = 1.8 V                                               |                          |                        | 55   |       |    |
| I <sub>IH</sub>     | High-level input current                           | MR                       | $\overline{MR} = 0.7 \times V_{DD}$                                   | $V_{DD} = 5 V$           | -30                    |      | -76   | μΑ |
| $I_{\rm IL}$        | Low-level input current                            | MR                       | $\overline{MR} = 0 \text{ V},$                                        | $V_{DD} = 5 V$           | -110                   |      | -255  | μΑ |
| I <sub>I</sub>      | Input current                                      | PFI                      |                                                                       |                          | -25                    |      | 25    | nA |
|                     |                                                    |                          |                                                                       | V <sub>DD</sub> = 1.8 V  |                        |      | -0.3  |    |
| $I_{OS}$            | Short-circuit current                              | PFO                      | PFO = 0 V                                                             | $V_{DD} = 3.3 \text{ V}$ |                        |      | -1.1  | mA |
|                     |                                                    |                          |                                                                       | V <sub>DD</sub> = 5 V    |                        |      | -2.4  |    |
| I <sub>DD</sub>     | V <sub>DD</sub> supply current                     |                          | $V_{OUT} = V_{DD}$                                                    |                          |                        |      | 40    | μΑ |
| יטטי                | TUD Supply Suitelit                                |                          | $V_{OUT} = V_{BAT}$                                                   |                          |                        |      | 40    | μΛ |
| LOAT                | V <sub>BAT</sub> supply current                    |                          | $V_{OUT} = V_{DD}$                                                    |                          | -0.1                   |      | 0.1   | μΑ |
| I <sub>(BAT)</sub>  | ARVI SAPPIA SUITORIE                               |                          | $V_{OUT} = V_{BAT}$                                                   |                          |                        | 0.5  |       | μι |
| $C_{I}$             | Input capacitance                                  |                          | $V_I = 0 V to 5 V$                                                    |                          |                        | 5    |       | pF |

<sup>(1)</sup> The lowest supply voltage at which  $\overline{\text{RESET}}$  becomes active.  $t_{\text{r,VDD}} \ge 15~\mu\text{s/V}$ . (2) To ensure the best stability of the threshold voltage, a bypass capacitor (ceramic, 0.1  $\mu\text{F}$ ) should be placed near the supply terminals. (3) For  $V_{\text{DD}} < 1.6~\text{V}$ ,  $V_{\text{OUT}}$  switches to  $V_{\text{BAT}}$ , regardless of  $V_{\text{BAT}}$ .



# **Timing Requirements**

at R<sub>L</sub> = 1 M $\Omega$ , C<sub>L</sub> = 50 pF, T<sub>A</sub> = 25°C

|                | PARAMETER   | 1                  | TEST CONDITIONS                                                                               | MIN MAX | UNIT |
|----------------|-------------|--------------------|-----------------------------------------------------------------------------------------------|---------|------|
|                | Pulse width | at V <sub>DD</sub> | $V_{IH} = V_{IT} + 0.2 \text{ V}, V_{IL} = V_{IT} - 0.2 \text{ V}$                            | 6       | μs   |
| ι <sub>W</sub> | ruise width | at MR              | $V_{DD} = V_{IT} + 0.2 \text{ V}, V_{IL} = 0.3 \text{ x } V_{DD}, V_{IH} = 0.7 \times V_{DD}$ | 100     | ns   |

# **Switching Characteristics**

at R<sub>L</sub> = 1 M $\Omega$ , C<sub>L</sub>= 50 pF, T<sub>A</sub>= -55°C to 125°C

|                  | PARAMETE                  | २                        | TEST CONDITIONS                                                                                                                | MIN | TYP | MAX | UNIT |
|------------------|---------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d</sub>   | Delay time                |                          | $\begin{split} V_{DD} \geq V_{IT} + 0.2 \ V, \ \overline{MR} \geq 0.7 \times V_{DD}, \\ \text{See timing diagram} \end{split}$ | 60  | 100 | 140 | ms   |
|                  |                           | V <sub>DD</sub> to RESET | $V_{IL} = V_{IT} - 0.4 \text{ V}, V_{IH} = V_{IT} + 0.4 \text{ V}$                                                             |     | 2   | 5   |      |
| t <sub>PHL</sub> | Propagation (delay) time, | PFI to PFO delay         | $V_{IL} = V_{PFI} - 0.35 \text{ V}, V_{IH} = V_{PFI} + 0.35 \text{ V}$                                                         |     | 3   | 5   | แร   |
| PHL              | high-to-low-level output  | MR to RESET              | $\begin{aligned} V_{DD} \geq V_{IT} + 0.2 \ V, \ V_{IL} = 0.3 \times V_{DD}, \\ V_{IH} = 0.7 \times V_{DD} \end{aligned}$      |     | 0.1 | 1   | μο   |

# **Timing Diagram**





# **FUNCTION TABLE**

| $V_{DD} > V_{IT}$ | $V_{DD} > V_{BAT}$ | MR | V <sub>OUT</sub> | RESET |
|-------------------|--------------------|----|------------------|-------|
| 0                 | 0                  | L  | $V_{BAT}$        | L     |
| 0                 | 0                  | Н  | $V_{BAT}$        | L     |
| 0                 | 1                  | L  | $V_{DD}$         | L     |
| 0                 | 1                  | Н  | $V_{DD}$         | L     |
| 1                 | 0                  | L  | $V_{DD}$         | L     |
| 1                 | 0                  | Н  | $V_{DD}$         | Н     |
| 1                 | 1                  | L  | $V_{DD}$         | L     |
| 1                 | 1                  | Н  | $V_{DD}$         | Н     |

| PFI > V <sub>PFI</sub>            | PFO |  |  |
|-----------------------------------|-----|--|--|
| 0                                 | L   |  |  |
| 1                                 | Н   |  |  |
| CONDITION: $V_{DD} > V_{DD}(MIN)$ |     |  |  |

# **TERMINAL FUNCTIONS**

| TERM             | TERMINAL |     | DESCRIPTION                  |
|------------------|----------|-----|------------------------------|
| NAME             | NO.      | I/O | DESCRIPTION                  |
| GND              | 3        | I   | Ground                       |
| MR               | 6        | I   | Manual reset                 |
| PFI              | 4        | I   | Power-fail comparator input  |
| PFO              | 5        | 0   | Power-fail comparator output |
| RESET            | 7        | 0   | Active-low reset             |
| V <sub>BAT</sub> | 8        | I   | Backup battery               |
| $V_{DD}$         | 2        | I   | Supply input voltage         |
| V <sub>OUT</sub> | 1        | 0   | Supply output voltage        |



# **FUNCTIONAL BLOCK DIAGRAM**



 $^{\Gamma}\text{DS(on)}-$  Static Drain-Source On-State Resistance –  $m\Omega$ 

700

600

500

50

75



# TYPICAL CHARACTERISTICS

# STATIC DRAIN-SOURCE ON-STATE RESISTANCE ( $V_{DD}$ to $V_{OUT}$ ) VS OUTPUT CURRENT $V_{DD} = 3.3 \text{ V}$ VBAT = GND $V_{DAT} = S5^{\circ}\text{C}$ 800 $T_{A} = 25^{\circ}\text{C}$

# I<sub>O</sub> – Output Current – mA Figure 1.

125

 $T_A = -40^{\circ}C$ 

175

200



# STATIC DRAIN-SOURCE ON-STATE RESISTANCE (V<sub>BAT</sub> to V<sub>OUT</sub>) vs OUTPUT CURRENT



Figure 2.

# NORMALIZED THRESHOLD AT RESET vs FREE-AIR TEMPERATURE



Figure 4.



# **TYPICAL CHARACTERISTICS (continued)**

# HIGH-LEVEL OUTPUT VOLTAGE AT RESET



# Figure 5.

# HIGH-LEVEL OUTPUT VOLTAGE AT PFO vs HIGH-LEVEL OUTPUT CURRENT



Figure 7.

# HIGH-LEVEL OUTPUT VOLTAGE AT RESET vs HIGH-LEVEL OUTPUT CURRENT



Figure 6.

# HIGH-LEVEL OUTPUT VOLTAGE AT PFO vs HIGH-LEVEL OUTPUT CURRENT



Figure 8.



# TYPICAL CHARACTERISTICS (continued)

# LOW-LEVEL OUTPUT VOLTAGE AT RESET vs LOW-LEVEL OUTPUT CURRENT



# MINIMUM PULSE DURATION AT $V_{DD}$ vs THRESHOLD OVERDRIVE AT $V_{DD}$



# Figure 11.

# LOW-LEVEL OUTPUT VOLTAGE AT RESET vs LOW-LEVEL OUTPUT CURRENT



### MINIMUM PULSE DURATION AT PFI VS THRESHOLD OVERDRIVE AT PFI



Figure 12.



### **DETAILED DESCRIPTION**

# **Battery Freshness Seal (TPS3619)**

The battery freshness seal of the TPS3619 family disconnects the backup battery from internal circuitry until it is needed. This function prevents the backup battery from being discharged until the final product is put to use. The following steps explain how to enable the freshness seal mode.

- 1. Connect  $V_{BAT}$  ( $V_{BAT} > V_{BAT}$  min)
- 2. Ground PFO
- 3. Connect PFI to  $V_{DD}$  (PFI =  $V_{DD}$ )
- 4. Connect  $V_{DD}$  to power supply  $(V_{DD} > V_{IT})$  and retain for 5 ms < t < 35 ms

The battery freshness seal mode is removed automatically by the positive-going edge of  $\overline{RESET}$  when  $V_{DD}$  is applied.

# Power-Fail Input/Output Comparator (PFI and PFO)

An additional comparator is provided to monitor voltages other than the nominal supply voltage. The PFI is compared with an internal voltage reference of 1.15 V. If the input voltage falls below the power-fail threshold  $(V_{IT(PFI)})$  of 1.15 V (typ), the  $\overline{PFO}$  goes low. If  $V_{IT(PFI)}$  goes above  $V_{(PFI)}$  plus about 12-mV hysteresis, the output returns to high. By connecting two external resistors, it is possible to supervise any voltages above  $V_{(PFI)}$ . The sum of both resistors should be about 1 M $\Omega$ , to minimize power consumption and also to ensure that the current in the PFI pin can be ignored, compared with the current through the resistor network. The tolerance of the external resistors should be not more than 1%, to ensure minimal variation of sensed voltage. If the power-fail comparator is unused, PFI should be connected to ground and  $\overline{PFO}$  left unconnected.

# **Backup-Battery Switchover**

In case of a brownout or power failure, it may be necessary to preserve the contents of RAM. If a backup battery is installed at  $V_{BAT}$ , the device automatically switches the connected RAM to backup power when  $V_{DD}$  fails. In order to allow the backup battery (e.g., a 3.6-V lithium cell) to have a higher voltage than  $V_{DD}$ , these supervisors do not connect  $V_{BAT}$  to  $V_{OUT}$  when  $V_{BAT}$  is greater than  $V_{DD}$ .  $V_{BAT}$  only connects to  $V_{OUT}$  (through a 15- $\Omega$  switch) when  $V_{DD}$  falls below the  $V_{IT}$  and  $V_{BAT}$  is greater than  $V_{DD}$ . When  $V_{DD}$  recovers, switchover is deferred, either until  $V_{DD}$  crosses  $V_{BAT}$  or until  $V_{DD}$  rises above  $V_{IT}$ .  $V_{OUT}$  connects to  $V_{DD}$  through a 1- $\Omega$  (max) PMOS switch when  $V_{DD}$  crosses the reset threshold.

### **FUNCTION TABLE**

| $V_{DD} > V_{BAT}$ | $V_{DD} > V_{IT}$ | V <sub>OUT</sub> |
|--------------------|-------------------|------------------|
| 1                  | 1                 | $V_{DD}$         |
| 1                  | 0                 | $V_{DD}$         |
| 0                  | 1                 | $V_{DD}$         |
| 0                  | 0                 | $V_{BAT}$        |





V<sub>BAT</sub> – Backup-Battery Supply Voltage – V

Figure 13. Normal Supply Voltage vs Backup-Battery Supply Voltage





i.com 18-Sep-2008

### PACKAGING INFORMATION

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS3619-33MDGKREP | ACTIVE                | MSOP            | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS3620-33MDGKREP | ACTIVE                | MSOP            | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/06670-01XE    | ACTIVE                | MSOP            | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/06670-03XE    | ACTIVE                | MSOP            | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### OTHER QUALIFIED VERSIONS OF TPS3619-33-EP, TPS3620-33-EP:

Catalog: TPS3619-33, TPS3620-33

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TPS3619-33MDGKREP | MSOP            | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3     | 3.4     | 1.4     | 8.0        | 12.0      | Q1               |
| TPS3620-33MDGKREP | MSOP            | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3     | 3.4     | 1.4     | 8.0        | 12.0      | Q1               |





\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3619-33MDGKREP | MSOP         | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPS3620-33MDGKREP | MSOP         | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated